LP2996AMRE/NOPB Power Path Management IC Power Management Specialized - PMIC DDR Termination Regulator
1 Features
Source and Sink Current
Low Output Voltage Offset
No External Resistors Required
Linear Topology
Suspend to Ram (STR) Functionality
Low External Component Count
Thermal Shutdown
LP2998/8Q recommended for -40°C to 125°C
2 Applications
FPGA
Industrial/Medical PC
SSTL-2 and SSTL-3 Termination
HSTL Termination
3 Description
The LP2996A linear regulator is designed to meet the JEDEC SSTL-2 specifications for termination of DDR- SDRAM. The device also supports DDR2, DDR3 and DDR3L VTT bus termination with VDDQ min of 1.35V. The device contains a high-speed operational amplifier to provide excellent response to load transients. The output stage prevents shoot through while delivering 1.5A continuous current and transient peaks up to 3A in the application as required for DDR-SDRAM termination. The LP2996A also incorporates a VSENSE pin to provide superior load regulation and a VREF output as a reference for the chipset and DIMMs.
An additional feature found on the LP2996A is an active low shutdown (SD) pin that provides Suspend To RAM (STR) functionality. When SD is pulled low the VTT output will tri-state providing a high impedance output, but, VREF will remain active. A power savings advantage can be obtained in this mode through lower quiescent current.
Device Information
PART NUMBER |
PACKAGE |
BODY SIZE (NOM) |
LP2996A |
SO PowerPAD (8) |
4.89 mm x 3.90 mm |